static int xicor_read(uint8_t addr) { while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; __raw_writeq((addr >> 8) & 0x7, SMB_CSR(R_SMB_CMD)); __raw_writeq(addr & 0xff, SMB_CSR(R_SMB_DATA)); __raw_writeq(V_SMB_ADDR(X1241_CCR_ADDRESS) | V_SMB_TT_WR2BYTE, SMB_CSR(R_SMB_START)); while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; __raw_writeq(V_SMB_ADDR(X1241_CCR_ADDRESS) | V_SMB_TT_RD1BYTE, SMB_CSR(R_SMB_START)); while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; if (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_ERROR) { /* Clear error bit by writing a 1 */ __raw_writeq(M_SMB_ERROR, SMB_CSR(R_SMB_STATUS)); return -1; } return (__raw_readq(SMB_CSR(R_SMB_DATA)) & 0xff); }
static int xicor_read(uint8_t addr) { while (in64(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; out64((addr >> 8) & 0x7, SMB_CSR(R_SMB_CMD)); out64((addr & 0xff), SMB_CSR(R_SMB_DATA)); out64((V_SMB_ADDR(X1241_CCR_ADDRESS) | V_SMB_TT_WR2BYTE), SMB_CSR(R_SMB_START)); while (in64(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; out64((V_SMB_ADDR(X1241_CCR_ADDRESS) | V_SMB_TT_RD1BYTE), SMB_CSR(R_SMB_START)); while (in64(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; if (in64(SMB_CSR(R_SMB_STATUS)) & M_SMB_ERROR) { /* Clear error bit by writing a 1 */ out64(M_SMB_ERROR, SMB_CSR(R_SMB_STATUS)); return -1; } return (in64(SMB_CSR(R_SMB_DATA)) & 0xff); }
static int m41t81_write(uint8_t addr, int b) { while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; __raw_writeq(addr & 0xff, SMB_CSR(R_SMB_CMD)); __raw_writeq(b & 0xff, SMB_CSR(R_SMB_DATA)); __raw_writeq(V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_WR2BYTE, SMB_CSR(R_SMB_START)); while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; if (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_ERROR) { /* Clear error bit by writing a 1 */ __raw_writeq(M_SMB_ERROR, SMB_CSR(R_SMB_STATUS)); return -1; } /* read the same byte again to make sure it is written */ __raw_writeq(V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_RD1BYTE, SMB_CSR(R_SMB_START)); while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; return 0; }
static int m41t81_read(uint8_t addr) { while (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; bus_writeq(addr & 0xff, SMB_CSR(R_SMB_CMD)); bus_writeq((V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_WR1BYTE), SMB_CSR(R_SMB_START)); while (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; bus_writeq((V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_RD1BYTE), SMB_CSR(R_SMB_START)); while (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; if (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_ERROR) { /* Clear error bit by writing a 1 */ bus_writeq(M_SMB_ERROR, SMB_CSR(R_SMB_STATUS)); return -1; } return (bus_readq(SMB_CSR(R_SMB_DATA)) & 0xff); }
static int xicor_write(uint8_t addr, int b) { while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; __raw_writeq(addr, SMB_CSR(R_SMB_CMD)); __raw_writeq((addr & 0xff) | ((b & 0xff) << 8), SMB_CSR(R_SMB_DATA)); __raw_writeq(V_SMB_ADDR(X1241_CCR_ADDRESS) | V_SMB_TT_WR3BYTE, SMB_CSR(R_SMB_START)); while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY) ; if (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_ERROR) { /* Clear error bit by writing a 1 */ __raw_writeq(M_SMB_ERROR, SMB_CSR(R_SMB_STATUS)); return -1; } else { return 0; } }
static int smbus_xfer(struct i2c_adapter *i2c_adap, u16 addr, unsigned short flags, char read_write, u8 command, int size, union i2c_smbus_data * data) { struct i2c_algo_sibyte_data *adap = i2c_adap->algo_data; int data_bytes = 0; int error; while (csr_in32(SMB_CSR(adap, R_SMB_STATUS)) & M_SMB_BUSY) ; switch (size) { case I2C_SMBUS_QUICK: csr_out32((V_SMB_ADDR(addr) | (read_write == I2C_SMBUS_READ ? M_SMB_QDATA : 0) | V_SMB_TT_QUICKCMD), SMB_CSR(adap, R_SMB_START)); break; case I2C_SMBUS_BYTE: if (read_write == I2C_SMBUS_READ) { csr_out32((V_SMB_ADDR(addr) | V_SMB_TT_RD1BYTE), SMB_CSR(adap, R_SMB_START)); data_bytes = 1; } else { csr_out32(V_SMB_CMD(command), SMB_CSR(adap, R_SMB_CMD)); csr_out32((V_SMB_ADDR(addr) | V_SMB_TT_WR1BYTE), SMB_CSR(adap, R_SMB_START)); } break; case I2C_SMBUS_BYTE_DATA: csr_out32(V_SMB_CMD(command), SMB_CSR(adap, R_SMB_CMD)); if (read_write == I2C_SMBUS_READ) { csr_out32((V_SMB_ADDR(addr) | V_SMB_TT_CMD_RD1BYTE), SMB_CSR(adap, R_SMB_START)); data_bytes = 1; } else { csr_out32(V_SMB_LB(data->byte), SMB_CSR(adap, R_SMB_DATA)); csr_out32((V_SMB_ADDR(addr) | V_SMB_TT_WR2BYTE), SMB_CSR(adap, R_SMB_START)); } break; case I2C_SMBUS_WORD_DATA: csr_out32(V_SMB_CMD(command), SMB_CSR(adap, R_SMB_CMD)); if (read_write == I2C_SMBUS_READ) { csr_out32((V_SMB_ADDR(addr) | V_SMB_TT_CMD_RD2BYTE), SMB_CSR(adap, R_SMB_START)); data_bytes = 2; } else { csr_out32(V_SMB_LB(data->word & 0xff), SMB_CSR(adap, R_SMB_DATA)); csr_out32(V_SMB_MB(data->word >> 8), SMB_CSR(adap, R_SMB_DATA)); csr_out32((V_SMB_ADDR(addr) | V_SMB_TT_WR2BYTE), SMB_CSR(adap, R_SMB_START)); } break; default: return -1; /* XXXKW better error code? */ } while (csr_in32(SMB_CSR(adap, R_SMB_STATUS)) & M_SMB_BUSY) ; error = csr_in32(SMB_CSR(adap, R_SMB_STATUS)); if (error & M_SMB_ERROR) { /* Clear error bit by writing a 1 */ csr_out32(M_SMB_ERROR, SMB_CSR(adap, R_SMB_STATUS)); return -1; /* XXXKW better error code? */ } if (data_bytes == 1) data->byte = csr_in32(SMB_CSR(adap, R_SMB_DATA)) & 0xff; if (data_bytes == 2) data->word = csr_in32(SMB_CSR(adap, R_SMB_DATA)) & 0xffff; return 0; }